

#### 香港中文大學 The Chinese University of Hong Kong

CENG3430 Rapid Prototyping of Digital Systems

# Lecture 02: Digital System Design Basics



#### **Outline**



- Design Flow of Digital Systems
  - ① Requirements, Design Spec., and Design Formulation
  - ② Design Entry
  - 3 Behavioral Simulation
  - Logic Synthesis
  - ⑤ Post-Synthesis Simulation
  - Mapping, Placement, Routing
  - ⑦ Design Target
- Our Design Target: Zynq ZedBoard
  - ZedBoard Layout and Interfaces
  - Specifying ZedBoard in Vivado
  - Hardware Setup for ZedBoard
  - Programming the ZedBoard
  - Xilinx Design Constraints (XDC) File



# Integrated Circuit Technology



- Integrated circuit (IC) technology has improved to allow more and more components on a chip.
  - Small Scale Integration (SSI): 1 to 20 gates
  - Medium Scale Integration (MSI): 20 to 200 gates
  - Large Scale Integration (LSI): 200 to few thousands gates
  - Very Large Scale Integration (VLSI): More than 10,000 gates
  - Ultra Large Scale Integration (ULSI): 100 million transistors
- Digital system design have become more complex.











# Design Flow of Digital Systems (1/7)



- Requirements, Design Spec., and Design Formulation:
  - All the designs start with design requirements and design specifications.
  - The next step is to formulate the design conceptually.
    - Either at a block diagram level or at an algorithmic level.





# Design Flow of Digital Systems (2/7)



- Design Entry:
  - Olden days: Hand-drawn schematic or blueprint
  - Now: Computer-aided design (CAD) tools
    - Schematic Capture: Design with gates, flip-flops, and standard building blocks.
      - E.g., ORCAD
    - Hardware Descriptions
       Languages (HDLs): Design and debug at higher level
      - E.g., VHDL and Verilog



# Design Flow of Digital Systems (3/7)



#### Behavioral Simulation:

- The entered design then should be simulated;
- To ensure it function correctly at high-level behavioral model;
- To unveil problems in the design.



Note: Behavior simulation is a softwarebased simulation, which does not account for timing or physical constraints.



#### How does Testbench work? (3-1)



- In Lab01, we use "Online VHDL Testbench Template
   Generator" to generate a testbench template.
- ① The template uses "structural design" to create a "top-level" tb\_AND module to test the developed "AND" entity.
- Structural Design: Like a circuit but describe it by text.



Connected by port map in the architecture body of the top-level design module

#### Design Steps:

Step 1: Create entities
Step 2: Create components from entities
Step 3: Use "port map" to relate the components

```
architecture tb of tb AND is
  component AND
    port (A : in std logic;
           B : in std logic;
           C : out std logic);
  end component;
  signal A : std logic;
  signal B : std logic;
  signal C : std logic;
  begin
    dut. : AND
    port map ( A \Rightarrow A,
                 B \Rightarrow B_{r}
                 C \Rightarrow C);
    stimuli : process
    begin
      A \le '0'; B \le '0';
       -- EDIT Add stimuli here
    end process;
end tb;
```

#### How does Testbench work? (3-2)



- ② The template "plugs in" the developed AND entity via "component declaration" and "port map".
  - It also declares internal signals (i.e., A, B, & C) to interconnect external signals (i.e., A, B, & C).
  - "Nominal" instead of "positional" port map is used.



```
architecture tb of tb AND is
  component AND
    port (A : in std logic;
          B : in std logic;
          C : out std logic);
  end component;
  signal A : std logic;
  signal B : std logic;
  signal C : std logic;
  begin
    dut. : AND
    port map ( A => A,
                B \Rightarrow B
                C \Rightarrow C);
    stimuli : process
    begin
      A \le '0'; B \le '0';
      -- EDIT Add stimuli here
    end process;
end tb;
```

#### How does Testbench work? (3-3)



- The template typically uses a process to validate the developed entity.
  - A process represents a sequential block of code, allowing us to feed all test cases "sequentially".
  - However, the template does not come with sufficient "test cases".



Users need to complete this part themselves!

```
architecture tb of tb AND is
  component AND
    port (A : in std logic;
           B : in std logic;
           C : out std logic);
  end component;
  signal A : std logic;
  signal B : std logic;
  signal C : std logic;
  begin
    dut. : AND
    port map ( A \Rightarrow A,
                 B \Rightarrow B_{r}
                 C \Rightarrow C);
    stimuli : process
    begin
      A \le '0'; B \le '0';
       -- EDIT Add stimuli here
    end process;
end tb;
```

#### **Class Exercise 2.1**



 Complete the Testbench to feed all test cases as follows:





```
architecture tb of tb AND is
  component AND
    port (A : in std logic;
           B : in std logic;
           C : out std logic);
  end component;
  signal A : std logic;
  signal B : std logic;
  signal C : std logic;
  begin
    dut. : AND
    port map (A \Rightarrow A,
                B \Rightarrow B
                C \Rightarrow C);
    stimuli : process
    begin
      A \le '0'; B \le '0';
      -- EDIT Add stimuli here
    end process;
end tb;
```

#### Class Exercise 2.1 (Answer)



Style 1 (Simpler)

ler) • Style 2 (With assertion)



# Design Flow of Digital Systems (4/7)



Logic Synthesis



#### Gate-level Representation

- What is the gate-level representation (or "netlist")?
  - A net refers to a connection of physical wires.
    - E.g., AND2X1 (OUT, A, B)
  - A netlist is a file containing a list of nets.



# Design Flow of Digital Systems (5/7)



- Post-Synthesis Simulation
  - Performs simulation of the gatelevel netlist to identify:
    - Timing errors;
    - Logical errors;
    - Power consumption issues.

 It is not necessary (and thus omitted in our lab exercises), but it is recommended in practice.



# Design Flow of Digital Systems (6/7)



- Mapping, Placement, Routing
  - Mapping
    - Converts the gate-level netlist into the "onboard resources" of the target.
  - Placement and Routing
    - Placement: Determines the position of the resources.
    - Route: Connects the resources.
    - Both need to meet the timing and power constraints.
  - These are automated (and optimized) by CAD tool. T2



# Design Flow of Digital Systems (7/7)



Two most common targets:

AISC or SoC

 The routed design is used to generate a photomask for producing integrated circuits (ICs).



- Field Programmable Gate Array (FPGA)
  - Programming simply involves writing a sequence of 0's and 1's into the programmable cells of FPGA.



#### What is ASIC?



#### Application Specific Integrated Circuit (ASIC)

 A specialized chip aims at optimizing the performance and power consumption for certain applications.

#### – Examples:

- Imaging processors
- Audio processors
- Networking processors
- Cryptographic processors
- Networking processors

#### - Features:

- High performance
- Low power consumption
- More expensive (smaller quantities)
- Not reconfigurable



TAS2505 Audio Processing Chip by Texas Instruments

#### What is SoC?



#### System-on-Chip

- The implication is a single silicon chip can be used to implement the functionality of an entire system.
  - An SoC can combine all aspects of a digital system.
    - E.g., processing, high-speed logic, interfacing, memory, and etc.
- Driven by the need for smaller, more portable devices
- Features:
  - General purpose
  - Fairly high performance
  - Fairly low power consumption
  - Less expensive (Larger quantities)
  - Not reconfigurable in hardware



# What is FPGA? (1/2)



- How can FPGA be reconfigurable?
  - Configurable Logic Block (CLB) are the fundamental building blocks of FPGAs, which contain a combination of:
    - Look-Up Tables (LUTs) can be programmed to perform any logic function of its inputs for implementing combinational logic.
    - Flip-Flops (FFs) are used for storing state information, allowing for sequential logic.
    - Multiplexers (MUXs) help in routing signals within the CLB.
  - Programmable Interconnects
     Point (PIP) are the
     programmable connections
     between the different
     components of the FPGA.
    - Including CLBs, I/O blocks, and other resources.



Bird's-eye view of FPGA

### What is FPGA? (2/2)



- How can FPGA be reconfigurable?
  - Example: the half adder (combinational logic)



- Truth tables can be implemented via small memories (LUTs).
  - Logic Input(s): Address,
  - Logic Output(s): Content.



#### ASIC vs. SoC vs. FPGA



|                   | ASIC                     | SoC             | FPGA                    |  |
|-------------------|--------------------------|-----------------|-------------------------|--|
| Performance       | Very high<br>(Optimized) | High            | Fine<br>(Not optimized) |  |
| Energy Efficiency | Very high (Optimized)    | High            | Fine<br>(Not optimized) |  |
| Price             | Most expensive           | Expensive       | Least expensive         |  |
| Reconfigurability | No                       | No              | Yes                     |  |
| Purpose           | Specific<br>Application  | General Purpose | Rapid<br>Prototyping    |  |



Reuse in design



- Prototype
- Test and debug
- A proof of concept

# Spectrum of Design Technologies





Density and Degree of Customization

#### **Design Flow on Vivado**





#### **Outline**



- Design Flow of Digital Systems
  - ① Requirements, Design Spec., and Design Formulation
  - ② Design Entry
  - 3 Behavioral Simulation
  - 4 Logic Synthesis
  - ⑤ Post-Synthesis Simulation
  - 6 Mapping, Placement, Routing
  - Design Target
- Our Design Target: Zynq ZedBoard
  - ZedBoard Layout and Interfaces
  - Specifying ZedBoard in Vivado
  - Hardware Setup for ZedBoard
  - Programming the ZedBoard
  - Xilinx Design Constraints (XDC) File



### Zynq: All-Programmable SoC (1/2)



- All-Programmable SoC (APSoC): Zynq provides an more ideal platform for implementing flexible SoCs.
- Zynq comprises two main parts:
  - Programmable Logic (PL): equivalent to that of an FPGA
  - Processing System (PS): formed around a dual-core ARM Cortex-A9 processor



# Zynq: All-Programmable SoC (2/2)



- Programmable Logic (PL): Implements high-speed logic, arithmetic and data flow subsystems.
- Processing System (PS): Supports software routines and/or operating systems.
  - The overall functionality of any designed system can be appropriately partitioned between hardware and software.
- Advanced eXtensible Interface (AXI):
  - Links between the PL and PS are made using industry standard Advanced eXtensible Interface (AXI) connections.



### **Processing System (PS)**



- PS supports software routines and operating systems.
  - The overall functionality of any system can be partitioned.
- PS has a "hard" dual-core ARM Cortex-A9 processor.
  - Hard processors can achieve higher performance.
- By contrast, "soft" processor (e.g., Xilinx MicroBlaze) can be made by the programmable logic elements.
  - The number and precise implementation of soft processor



### Programmable Logic (PL)



- PL section is ideal for implementing high-speed logic, arithmetic and data flow subsystems.
- PL is composed of general purpose FPGA logic fabric.



### **Zynq Development Setup**



- Joint Test Action Group (JTAG): Downloading designs onto the development board over JTAG
- Universal Asynchronous Receiver/Transmitter (UART) and Terminal Applications: Interfacing and debugging



### Our Board: Zynq ZedBoard



ZedBoard: Zynq Evaluation and Development Board



#### **ZedBoard Layout and Interfaces**



- ZedBoard features a ZC7Z020 Zynq device.
  - Artix-7 logic fabric, with a capacity of 13,300 logic slices, 220
     DSP48E1s, and 140 BlockRAMs
  - DDR3 Memory, and Flash
  - Several peripheral interfaces
  - a Xilinx JTAG connector

h XADC header port

- b Power input and switch
- Configuration jumpers
- C USB-JTAG (programming)
- FMC connector

d Audio ports

K SD card (underside)

e Ethernet port

User push buttons

f HDMI port (output)

m LEDs

g VGA port

n Switches

- OLED display
- Prog & reset push buttons
- 9 5 x Pmod connector ports
- USB-OTG peripheral port
- S USB-UART port
- DDR3 memory
- U Zynq device (+ heatsink)

#### Specifying ZedBoard in Vivado



- ZedBoard Zynq Evaluation and Development Kit:
  - The design tools have knowledge of the specific facilities and peripheral connections of ZedBoard.
- Target part: xc7z020clg484-1, Rev: d



### Hardware Setup for ZedBoard



- The ZedBoard must be connected to a power supply.
- By default, ZedBoard connects to the host PC for programming over USB-JTAG.
- An additional connection can USB-UART be made over USB-UART.
  - If intending to facilitate simple board-PC communication using the Terminal application.
- Note that there is also a third micro-USB port for connecting USB peripherals (USB-OTG)



USB-OTG (peripherals)

# Programming the ZedBoard (1/2)



- ZedBoard can be programmed in four different ways:
  - **USB-JTAG:** This is the default and most straightforward method of programming the ZedBoard, given that it can be done directly over the USB-micro-USB cable supplied in the ZedBoard kit.
  - Traditional JTAG: A Xilinx JTAG connector is available on the board and may be used in place of the USB-JTAG connection, if desired. This will require a different type of cable or a *Digilent* USB-JTAG programming cable.
  - Quad-SPI flash memory: The non-volatile flash memory on the board can be used to store configuration data which persists when the board is powered off. Using this method removes the requirement for a wired connection to program the Zynq device.
  - SD card: There is an SD slot on the underside of the ZedBoard. This facility can be used to program the Zyng with files stored on the SD card, thus requiring no wired connections.

# Programming the ZedBoard (2/2)



- The ZedBoard user specifies the method of booting / programming via a set of jumper pins.
  - The middle three are for specifying programming source.

|                                         | MIO[6]           | MIO[5]           | MIO[4]           | MIO[3]           | MIO[2]           |  |  |
|-----------------------------------------|------------------|------------------|------------------|------------------|------------------|--|--|
| In Xilinx Technical<br>Reference Manual | Boot_<br>Mode[4] | Boot_<br>Mode[0] | Boot_<br>Mode[2] | Boot_<br>Mode[1] | Boot_<br>Mode[3] |  |  |
| JTAG Mode                               |                  |                  |                  |                  |                  |  |  |
| Cascaded JTAG <sup>a</sup>              | -                | -                | -                | -                | 0                |  |  |
| Independent JTAG                        | -                | -                | -                | -                | 1                |  |  |
| Boot Device                             |                  |                  |                  |                  |                  |  |  |
| JTAG                                    | -                | 0                | 0                | 0                | -                |  |  |
| Quad-SPI (flash)                        | -                | 1                | 0                | 0                | -                |  |  |
| SD Card <sup>a</sup>                    | -                | 1                | 1                | 0                | -                |  |  |
| PLL Mode                                |                  |                  |                  |                  |                  |  |  |
| PLL Used <sup>a</sup>                   | 0                | -                | -                | -                | -                |  |  |
| PLL Bypassed                            | 1                | -                | -                | -                | -                |  |  |

Cascaded: A single JTAG connection is used to interface to the debug access ports in both the PS and PL.



The *PLL* mode determines whether the process of configuring the device includes a phase of waiting for the PLL to lock.

# Xilinx Design Constraints (XDC) (1/3)



- XDC: A file that plays the key to map <u>external I/Os of</u> the design to physical pins on the ZedBoard.
  - External interfaces examples: switches, LEDs
  - For example: C <= A and B;</pre>
    - set\_property PACKAGE\_PIN **T22** [get\_ports {**C**}]; # "LDO"
    - set\_property PACKAGE\_PIN F22 [get\_ports {A}]; # "SWO"
    - set\_property PACKAGE\_PIN G22 [get\_ports {B}]; # "SW1"



# Xilinx Design Constraints (XDC) (2/3)



#### Voltage levels also need to be specified in XDC:

- set property IOSTANDARD LVCMOS33 [get ports C]; # "LDO'
- set\_property IOSTANDARD LVCMOS25 [get\_ports B]; # "SW1"



The onboard jumper controls the **Vadj voltage** (see P.27 for the position).



### Xilinx Design Constraints (XDC) (3/3)



#### Together the .xdc file would be:

```
set_property PACKAGE_PIN T22 [get_ports {C}]; # "LDO"
set_property PACKAGE_PIN F22 [get_ports {A}]; # "SWO"
set_property PACKAGE_PIN G22 [get_ports {B}]; # "SW1"

set_property IOSTANDARD LVCMOS33 [get_ports C]; # "LDO"
set_property IOSTANDARD LVCMOS25 [get_ports A]; # "SWO"
set_property IOSTANDARD LVCMOS25 [get_ports B]; # "SW1"
```

#### Ready to Program



 You are ready to program the Zedboard with both the .vhd file and the .xdc file.

```
entity AND2x1 is
   port(A, B: in STD LOGIC;
         C: out STD LOGIC);
end AND2x1;
architecture Behavioral of
AND2x1 is
begin
    C \le A and B;
end Behavioral;
                          .vhd
```

```
set property PACKAGE PIN T22 [get ports {C}];
# "T<sub>D</sub>O"
set property PACKAGE PIN F22 [get ports {A}];
# "SWO"
set property PACKAGE PIN G22 [get ports {B}];
# "SW1"
set property IOSTANDARD LVCMOS33 [get ports C];
# "LD0"
set property IOSTANDARD LVCMOS25 [get ports A];
# "SWO"
set property IOSTANDARD LVCMOS25 [get ports B];
# "SW1"
                                           .xdc
```







#### Class Exercise 2.2



- Complete the XDC file for the design C <= A and B
  with the following pin assignments on ZedBoard:</li>
  - A: Switch #6 (SW6)
  - **B**: Switch #7 (SW7)
  - C: LED #7 (LD7)



#### Reference



 All the hardware configuration instructions could be found in ZedBoard Hardware User's Guide.

#### ZedBoard

(Zynq™ Evaluation and Development) Hardware User's Guide



Version 1.1 August 1st, 2012

#### **Summary**



- Design Flow of Digital Systems
  - ① Requirements, Design Spec., and Design Formulation
  - ② Design Entry
  - 3 Behavioral Simulation
  - 4 Logic Synthesis
  - ⑤ Post-Synthesis Simulation
  - Mapping, Placement, Routing
  - ⑦ Design Target
- Our Design Target: Zynq ZedBoard
  - ZedBoard Layout and Interfaces
  - Specifying ZedBoard in Vivado
  - Hardware Setup for ZedBoard
  - Programming the ZedBoard
  - Xilinx Design Constraints (XDC) File

